# **Open SPARC T1 Processor**

System level block diagram



#### Note

- Blocks are not scaled according to physical size!
   Bus widths are labelled as in#.out#
- where in is into CCX or L2

#### SPARC Core

Each SPARC core has hardware support for four threads. This support consists of a full register file (with eight register windows) per thread, with most of the address space identifiers (ASI), ancillary state registers (ASR), and privileged registers replicated per thread. The four threads share the instruction, the data caches, and the TLBs. Each instruction cache is 16 Kbytes with a 32-byte line size. The data caches are write through, 8 Kbytes, and have a 16-byte line size. The TLBs include an autodemap feature which enables the multiple threads to update the TLB without locking.

Each SPARC core has single issue, six stage pipeline. These six stages are:

2 Thread Selection

3 Decode

1 Fetch

4 Execute

management unit (MMU).

Instruction Fetch Unit

the thread is switched-in with lower priority.

6 Write Back

5.Memory

Each SPARC core has the following units:

and decode. The IFU also includes an instruction cache complex. 2. Execution unit (EXU) includes the execute stage of the pipeline.

7. Floating-point frontend unit (FFU) interfaces to the FPU.

1. Instruction fetch unit (IFU) includes the following pipeline stages - fetch, thread selection,

3. Load/store unit (LSU) includes memory and writeback stages, and a data cache complex. 4. Trap logic unit (TLU) includes trap logic and trap program counters. 5. Stream processing unit (SPU) is used for modular arithmetic functions for crypto. 6. Memory

Instruction cache complex has a 16-Kbyte data, 4-way, 32-byte line size with a single ported

instruction tag. It also has dual ported (1R/1W) valid bit array to hold cache line state of valid/invalid. Invalidates access the V-bit array, not the instruction tag. A pseudo-random

The thread selection policy is as follows - a switch between the available threads every cycle giving priority to the least recently executed thread. The threads become unavailable due to the long latency operations like loads, branch, MUL, and DIV, as well as to the pipeline stalls like cache misses, traps, and resource conflicts. The loads are speculated as cache hits, and

replacement algorithm is used to replace the cache line.

There is a fully associative instruction TLB with 64 entries. The buffer supports the following

page sizes: 8 Kbytes, 64 Kbytes, 4 Mbytes, and 256 Mbytes. The TLB uses a pseudo least

recently used (LRU) algorithm for replacement. Multiple hits in the TLB are prevented by doing an autodemap on a fill.

Two instructions are fetched each cycle, though only one instruction is issued per clock. which reduces the instruction cache activity and allows for an opportunistic line fill. There is only one outstanding miss per thread, and only four per core. Duplicate misses do not issue

requests to the L2-cache.

The integer register file (IRF) of the SPARC core has 5 Kbytes with 3 read/2 write/1 transport ports. There are 640 64-bit registers with error correction code (ECC). Only 32 registers from the current window are visible to the thread. Window changing in background occurs under the thread switch. Other threads continue to access the IRF (the IRF provides a single-cycle read/write access).

### Execution Unit

The execution unit (EXU) has a single arithmetic logic unit (ALU) and shifter. The ALU is reused for branch address and virtual address calculation. The integer multiplier has a 5 clock latency, and a throughput of half-per-cycle for area saving. One integer multiplication is allowed outstanding per core. The integer multiplier is shared between the core pipe (EXU) and the modular arithmetic (SPU) unit on a round-robin basis. There is a simple non-restoring divider, which allows for one divide outstanding per SPARC core. Thread issuing a MUL/DIV will be rolled back and switched out if another thread is occupying the MUL/DIV units

#### Load/Store Unit

The data cache complex has an 8-Kbyte data, 4-way, 16-byte line size. It also has single ported data tag. There is a dual-ported (1R/1W) valid bit array to hold cache line state of valid or invalid. Invalidates access the V-bit array but not the data tag. A pseudo-random replacement algorithm is used to replace the data cache line. The loads are allocating, and the stores are non-allocating. The data TLB operates similarly to the instruction TLB.

The load/store unit (LSU) has an 8 entry store buffer per thread, which is unified into a single 32 entry array, with RAW bypassing. Only a single load per thread outstanding is allowed. Duplicate requests for the same line are not sent to the L2-cache. The LSU has interface logic to interface to the CPU-cache crossbar (CCX). This interface performs the following operations:

- Prioritizes the requests to the crossbar for floating-point operation (Fpops), streaming operations. IS and DS misses, stores and interrupts, and so on.
- Request priority: imiss>ldmiss>stores,{fpu,stream,interrupt}.
- Assembles packets for the processor-cache crossbar (PCX).

The LSU handles returns from the CPX crossbar and maintains the order for cache updates and invalidates.

### Floating-Point Frontend Unit

The floating-point frontend unit (FFU) decodes floating-point instructions and it also includes the floating-point register file (FRF). Some of the floating-point instructions like move, absolute value, and negate are implemented in the FFU, while the others are implemented in the FPU. The following steps are taken when the FFU detects a floating-point operation (Fpop):

- ■The thread switches out.
  - ■The Fpop is further decoded and the FRF is read.
  - ■Fpops with operands are packetized and shipped over the crossbar to the FPU. ■The

computation is done in the FPU and the results are returned by way of the crossbar.

■Writeback completed to the FRF and the thread restarts.

### Trap Logic Unit

The trap logic unit (TLU) has support for six trap levels. Traps cause pipeline flush and thread switch until trap program counter (PC) becomes available. The TLU also has support for up to 64 pending interrupts per thread.

### **Stream Processing Unit**

The stream processing unit (SPU) includes a modular arithmetic unit (MAU) for crypto (one per core), and it supports asymmetric crypto (public key RSA) for up to a 2048-byte size key. It shares an integer multiplier for modular arithmetic operations. MAU can be used by one thread at a time. The MAU operation is set up by the store to control register, and the thread returns to normal processing. The MAU unit initiates streaming load/store operations to the L2-cache through the crossbar, and compute operations to the multiplier. Completion of the MAU can be checked by polling or issuing an interrupt.

#### CPU-Cache Crossbar

The eight SPARC cores, the four L2-cache banks, the I/O Bridge, and the FPU all interface with the crossbar. FIGURE displays the crossbar block diagram. The CPU-cache crossbar (CCX) features include:

- ■Each requester queues up to two packets per destination.
- ■Three stage pipeline request, arbitrate, and transmit.
- ■Centralized arbitration with oldest requester getting priority.
- ■Core-to-cache bus optimized for address plus doubleword store.
- ■Cache-to-core bus optimized for 16-byte line fill. 32-byte I\$ line fill delivered in two back
- to-back clocks



CCX Block Diagram

### Floating-Point Unit

A single floating-point unit (FPU) is shared by all eight SPARC cores. The shared floating point unit is sufficient for most commercial applications in which typically less than one percent of the instructions are floating-point operations.

#### L2-Cache

The L2-cache is banked four ways, with the bank selection based on the physical address bits 7:6. The cache is 3-Mbyte, 12-way set-associative with pseudo-least recently used (LRU) replacement (the replacement is based on a used bit scheme). The line size is 64 bytes. Unloaded access time is 23 cycles for an L1 data cache miss and 22 cycles for an L1 instruction cache miss.

L2-cache has a 64-byte line size, with 64 bytes interleaved between banks. Pipeline latency in the L2-cache is 8 clocks for a load, 9 clocks for an I-miss, with the critical chunk returned first. 16 outstanding misses per bank are supported for a 64 total misses. Coherence is maintained by shadowing the L1 tags in an L2-cache directory structure (the L2-cache is a point of global visibility). DMA from the I/O is serialized with respect to the traffic from the cores in the L2-cache.

The L2-cache directory shadows the L1 tags. The L1 set index and the L2-cache bank interleaving is such that one forth of the L1 entries come from an L2-cache bank. On an L1 miss, the L1 replacement way and set index identifies the physical location of the tag which will be updated by the miss address. On a store, the directory will be cammed. The directory entries are collated by set, so only 64 entries need to be cammed. This scheme is quite power efficient. Invalidates are a pointer to the physical location in the L1-cache, eliminating the need for a tag lookup in the L1-cache.

Coherency and ordering in the L2-cache are described as:

- ■Loads update directory and fill the L1-cache on return
- ■Stores are non-allocating in the L1-cache
- ■There are two flavors of stores: total store order (TSO) and read memory order (RMO).

Only one outstanding TSO store to the L2-cache per thread is permitted in order to preserve the store ordering. There is no such limitation on RMO stores.

- ■No tag check is done at a store buffer insert
- ■Stores check directory and determines an L1-cache hit
- ■Directory sends store acknowledgements or invalidates to the SPARC core
- $\blacksquare Store$  updates happens to D\$ on a store acknowledge
- ■Crossbar orders the responses across cache banks.

#### **DRAM Controller**

The OpenSPARC T1 processor DRAM controller is banked four ways, with each L2 bank interacting with exactly one DRAM controller bank (a two-bank option is available for cost constrained minimal memory configurations). The DRAM controller is interleaved based on physical address bits 7:6, so each DRAM controller bank must have identical dual in-line memory modules (DIMM) installed and enabled.

The OpenSPARC T1 processor uses DDR2 DIMMs and can support one or two ranks of stacked or unstacked DIMMs. Each DRAM bank/port is two-DIMMs wide (128-bit + 16-bit ECC). All installed DIMMs must be identical, and the same number of DIMMs (that is, ranks) must be installed on each DRAM controller port. The DRAM controller frequency is an exact ratio of the core frequency, where the core frequency must be at least three times the DRAM controller frequency. The double data rate (DDR) data buses transfer data at twice the frequency of the DRAM controller frequency.

The OpenSPARC T1 processor can support memory sizes of up to 128 Gbytes with a 25 Gbytes/sec peak bandwidth limit. Memory access is scheduled across 8 reads plus 8 writes, and the processor can be programmed into a two-channel mode for a reduced configuration. Each DRAM channel has 128 bits of data and 16 bytes of ECC interface, with chipkill support, nibble error correction, and byte error detection.

### I/O Bridge

The I/O bridge (IOB) performs an address decode on I/O-addressable transactions and directs them to the appropriate internal block or to the appropriate external interface (J-Bus or the

serial system interface). Additionally, the IOB maintains the register status for external interrupts.

## J-Bus Interface (JBI)

The J-Bus interface (JBI) is the interconnect between the OpenSPARC T1 processor and the I/O subsystem. The J-Bus is a 200 MHz, 128-bit wide, multiplexed address or data bus, used predominantly for direct memory access (DMA) traffic, plus the programmable input/output (PIO) traffic used to control it.

The J-Bus interface is the functional block that interfaces to the J-Bus, receiving and responding to DMA requests, routing them to the appropriate L2 banks, and also issuing PIO transactions on behalf of the processor threads and forwarding responses back.

### **Functional Description**

For a detailed description on the external J-Bus interface, refer to *OpenSPARC T1 Processor External Interface Specification*. The OpenSPARC T1 J-Bus interface (JBI) block generates J-Bus transactions and responds to external J-Bus transactions.

#### The JBI block:

- Interfaces with following blocks in an OpenSPARC T1 processor:
  - · L2-cache (scbuf and sctag) to read and write data to L2-cache
- I/O Bridge (IOB) for programmed input/output (PIO), interrupts, and debug port
   J-Bus I/O pads
- Most of the JBI sub-blocks use the J-Bus clock, and remaining part runs at the CPU
  core clock or cmp clk. The data transfer between the two clock domains is by way of
  queues within the two clock domains, these are the Request header queues and the
  Return data queues. The interface to the L2-cache is through the direct memory access
  (DMA) reads and DMA writes.
- The IOB debug port data is stored in the debug FIFOs and then it is sent out to the external J-Bus.
- IOB PIO requests are stored in the PIO queue and the return data is stored in the PIO return queue. Similarly, there is an interrupt queue and an interrupt ACK/NACK queues in the JBI in order to interface to the IOB.
- There are only two sub-blocks in the JBI (J-Bus parser and J-Bus transaction issue) specific to J-Bus. All of the other blocks are J-Bus independent. J-Bus independent blocks can be used for any other external bus interface implementation.

### JBI Functional Block Diagram



I/O Signal list

tion

Signal Name I/ o Description Source/ Destina

cmp\_gclk In CTU CMP clock. cmp\_arst\_1 In CTU CMP clock domain async reset. cmp\_grst\_1 In CTU CMP clock domain reset. jbus\_gclk In CTU J-Bus clock. jbus\_arst\_1 In CTU J-Bus clock domain async reset. jbus\_grst\_1 In CTU J-Bus clock domain reset. ctu\_jbi\_ssiclk In CTU J-Bus clk divided by 4 ctu\_jbi\_tx\_en In CTU CMP to JBI clock domain crossing synchronization

pulse. ctu\_jbi\_rx\_en In CTU JBI to CMP clock domain crossing synchronization

ctu\_jbi\_fst\_rst\_1 In CTU Fast reset for capturing port present bits (J\_RST\_L +

```
clk ibi ibus cken In CTU Jbi clock enable.
clk ibi cmp cken In CTU Cmp clock enable.
global shift enable In CTU Scan shift enable signal.
ctu tst scanmode In CTU Scan mode.
ctu tst pre grst 1 In CTU
ctu_tst_scan_disable In CTU
ctu tst macrotest In CTU
ctu tst short chain In CTU
ddr3 ibi scanin18 In DFT
jbusr jbi si In DFT
sctag0 jbi iq deque ue
                         In SCBUF 0
sctag0 jbi wib dequ eue
                         SCTag is unloading a request
                          from its 2 request queue.
scbuf0 jbi data[31:0]
                          Write invalidate buffer
In SCT AG
In SCT AG
scbuf0 jbi ctag vld In SCBU F 0
                                    Current data cycle has a uncorrectable
scbuf0 jbi ue err In SCBUF 0
Header cycle of a new response packet. error.
sctag0 jbi por req buf
                        In SCT A G1
                         In SCT A G1
sctag1 jbi iq deque ue
Request for DOK FATAL.
```

scbuf1 jbi data[31:0]

sctag1\_jbi\_por\_req\_ buf

sctag2 jbi iq deque ue

scbuf2 jbi data[31:0]

In SCTA G1

scbuf1\_jbi\_ctag\_vld In SCBUF 1 scbuf1 jbi ue err In SCBUF 1 Header cycle of a new response packet.

sctag2\_jbi\_wib\_deq ueue In SCBUF 2

scbuf2 jbi ctag vld In SCBUF 2

scbuf2\_jbi\_ue\_err In SCBUF 2

SCTag is unloading a

Request for DOK\_FATAL.

SCTag is unloading a

In SCTA G2

In SCTA G2

In SCT A G0

request from its 2 request Write invalidate buffer (size=4) is being unloaded. Return data Current data cycle has a uncorrectable request from its 2 request queue. Write invalidate buffer

(size=4) is being unloaded.

Return data

Header cycle of a new response packet.

Current data cycle has a uncorrectable

(size=4) is being unloaded.

Return data

sctag2\_jbi\_por\_req\_ buf In SCTA G3

scbuf3\_jbi\_data[31:0]

sctag3\_jbi\_por\_req\_buf

packet from IOB.

for request/PACK iob jbi dbg hi data

iob\_jbi\_dbg\_lo\_data

ibi ddr3 scanout18 O ut

[47:0]

[47:0]

iob jbi spi data[3:0]

In SCTA G2

error.

sctag3 jbi iq deque ue

scbuf3 jbi ctag vld In SCBUF 3 scbuf3 ibi ue err In SCBUF 3

iob ibi pio stall In IOB PIO stall iob jbi pio vld In IOB PIO valid iob jbi pio data[63:

Header cycle of a new response packet.

In SCTA G3

iob jbi mondo ack In IOB Mondo acknowledgement iob ibi mondo nack In IOB Mondo negative acknowledgement io\_jbi\_ssi\_miso In PADS SSI Master in slave out from pad.

iob\_jbi\_spi\_stall In IOB Flow control to stop data. io jbi j req4 in 1 In PADS J-Bus request. 4 input io jbi j req5 in 1 In PADS J-Bus request. 5 input

iob\_jbi\_dbg\_hi\_vld In IOB Debug data high valid

iob ibi dbg lo vld In IOB Debug data low valid

In SCTA G3 sctag3\_jbi\_wib\_deq ueue In SCBUF 3

In IOB PIO data

io\_jbi\_ext\_int\_1 In PADS External interrupt iob\_jbi\_spi\_vld In IOB Valid

io\_jbi\_j\_adtype[7:0] In PADS J-Bus packet type io\_jbi\_j\_ad[127:0] In PADS J-Bus address/data bus io\_jbi\_j\_pack4[2:0] In PADS J-Bus ACK 4 io\_jbi\_j\_pack5[2:0] In PADS J-Bus ACK 5 io\_jbi\_j\_adp[3:0] In PADS J-Bus parity for AD bus io\_jbi\_j\_par In PADS J-Bus parity

In IOB Debug data high

In IOB Debug data low

In IOB Packet data from IOB.

SCTag is unloading a

error.

Request for

DOK FATAL.

Request for DOK FATAL.

Current data cycle has a uncorrectable

Return data

Write invalidate buffer (size=4) is being unloaded.

request from its 2 request

#### DFT Scan out

jbi\_clk\_tr Out CTU Debug\_trigger. jbi\_jbusr\_so Out

DFT Scan out ibi ibusr se Out DFT Scan enable

jbi\_io\_j\_req0\_out\_1 O ut IOB Flow control to stop data.

jbi\_sctag0\_req[31:0] O ut L2-cache request ibi scbuf3 ecc[6:0] O ut ibi sctag3 req vld O ut jbi\_scbuf0\_ecc[6:0] O ut SCBUF 2 jbi sctag0 req vld O ut SCTA G2 jbi\_sctag1\_req[31:0] O ut Next cycle will be header SCTA G3 jbi\_scbuf1\_ecc[6:0] O ut of a new request packet. SCBUF 3 jbi sctag1 req vld O ut L2-cache request SCTA G3 ibi sctag2 req[31:0] O ut Next cycle will be header SCT of a new request packet. A G0 Next cycle will be header L2-cache request SCBUF 0 SCTA G0 of a new request packet. SCTA G1 L2-cache request jbi scbuf2 ecc[6:0] O ut SCBUF 1 Next cycle will be Header jbi\_sctag2\_req\_vld O ut SCTA G1 of a new request packet. jbi\_sctag3\_req[31:0] O ut SCTA G2 jbi\_iob\_pio\_vld O ut IOB PIO valid a[15: 0] IOB PIO data jbi\_iob\_pio\_dat O ut MONDO valid jbi\_iob\_pio\_stall O ut ibi iob mondo vld O ut IOB PIO stall IOB jbi\_iob\_mondo\_data [7:0] O ut IOB MONDO pad. PADS Serial clock to pad. jbi io ssi mosi O ut IOB Valid packet from UCB. jbi\_io\_ssi\_sck O ut jbi iob spi vld O ut PADS Master out slave in to jbi\_iob\_spi\_data[3:0] IOB Packet data from UCB. PADS J-Bus request 0 jbi\_iob\_spi\_stall O ut

```
PADS J-Bus request
jbi_io_j_req0_out_e n
O ut
                                       0 enable
                               J-Bus address/data PADS J-Bus
jbi_io_j_adtype[7:0] O ut
                               address/data enable PADS J-Bus
jbi_io_j_adtype_en O ut
jbi_io_j_ad[127:0] O ut
                               ACK. 0
jbi_io_j_ad_en[3:0] O ut
jbi_io_j_pack0[2:0] O ut
                               PADS J-Bus ACK. 0 enable
jbi_io_j_pack0_en O ut
PADS J-Bus type
PADS J-Bus type enable PADS
jbi_io_j_pack1[2:0] O PADS J-Bus ACK. 1
jbi_io_j_pack1_en O ut
jbi_io_j_adp[3:0] O ut
jbi_io_j_adp_en O ut
PADS J-Bus ACK. 1 enable
PADS J-Bus address/data Parity
PADS J-Bus address/data parity
enable
```

jbi\_io\_config\_dtl[1: 0] PADS J-Bus I/O DTL configuration O